A fast multiplier based on the logarithmic number system is implemented in a VLSI chip. Multiplication in the decimal number system is equivalent to an addition in the logarithmic number system, thus, the use of logarithms reduce the operation of multiplication to simple addition. Multiplication of two binary numbers can be achieved by adding the binary logarithms of the two numbers and then deriving the antilog of the result. The approximate logarithm of a binary number can be found from the number itself through a process of shifts and counting. This is a simpler design process as compared to storing the logarithms on an on-chip ROM which results in complex hardware as the word length increases. The logarithmic approximation results in some error in the product. This is reduced using an error reduction technique. The presence of error limits the application of this multiplier to applications in signal processing where it is not critical. The design is implemented using a 2.0 micron double metal process.
CMOS VLSI implementation of a digital logarithmic multiplier
1996-01-01
325342 byte
Conference paper
Electronic Resource
English
CMOS VLSI Implementation of a Digital Logarithmic Multiplier
British Library Conference Proceedings | 1996
|Optimization of Digital Filter Structures for VLSI Implementation
British Library Online Contents | 1993
|A VLSI Macrocell Implementation for Digital Neural Nets
British Library Conference Proceedings | 1994
|Pulse Width Amplitude Modulation Based CMOS Multiplier
IEEE | 2010
|